# High Performance, Low Power, Rail-to-Rail Precision Instrumentation Amplifier 

## FEATURES

- Low power: $368 \mu \mathrm{~A}$ maximum quiescent current
- Rail-to-rail output
- Low noise and distortion
- $8 \mathrm{nV} / \mathrm{VHz}$ maximum input voltage noise at 1 kHz
- $0.15 \mu \mathrm{~V}$ p-p RTI noise ( $G=100$ )
- 0.5 ppm nonlinearity with $2 \mathrm{k} \Omega$ load ( $\mathrm{G}=1$ )
- Excellent ac specifications
- 80 dB minimum CMRR at $10 \mathrm{kHz}(\mathrm{G}=1)$
- 2.2 MHz bandwidth $(\mathrm{G}=1)$
- High precision dc performance (AD8422BRZ)
- 150 dB minimum CMRR ( $\mathrm{G}=1000$ )
- $0.04 \%$ maximum gain error ( $G=1000$ )
- $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum input offset drift
- 0.5 nA maximum input bias current
- Wide supply range
- 4.6 V to 36 V single supply
- $\pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ dual supply
- Input overvoltage protection: 40 V from opposite supply
- Gain range: 1 to 1000
- Available in 8 -lead LFCSP, 8 -lead MSOP, and 8-lead SOIC_N


## APPLICATIONS

- Medical instrumentation
- Industrial process controls
- Strain gages
- Transducer interfaces
- Precision data acquisition systems
- Channel-isolated systems
- Portable instrumentation

TYPICAL APPLICATION DIAGRAM


${ }^{1}$ OPTIONAL ZERO ADJUST $\bar{\circ}$

Figure 1. Bridge Amplifier with Output Zero Adjust

## GENERAL DESCRIPTION

The AD8422 is a high precision, low power, low noise, rail-to-rail instrumentation amplifier that delivers the best performance per unit microampere in the industry. The AD8422 processes signals with ultralow distortion performance that is load independent over its full output range.

The AD8422 is the third generation development of the industrystandard AD620. The AD8422 employs new process technologies and design techniques to achieve higher dynamic range and lower errors than its predecessors, while consuming less than one-third of the power. The AD8422 uses the high performance pinout introduced by the AD8221.
Very low bias current makes the AD8422 error free with high source impedance, allowing multiple sensors to be multiplexed to the inputs. Low voltage noise and low current noise make the AD8422 an ideal choice for measuring a Wheatstone bridge.

The wide input range and rail-to-rail output of the AD8422 bring all of the benefits of a high performance in-amp to single-supply applications. Whether using high or low supply voltages, the power savings make the AD8422 an excellent choice for high channel count or power sensitive applications.

The AD8422 uses robust input protection that ensures reliability without sacrificing noise performance. The AD8422 has high ESD immunity, and the inputs are protected from continuous voltages up to 40 V from the opposite supply rail.

A single resistor sets the gain from 1 to 1000. The reference pin can be used to apply a precise offset to the output voltage.
The AD8422 is specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the 8 -lead MSOP and the 8 -lead SOIC_N and from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the 8 -lead LFCSP.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Typical Application Diagram ..... 1
General Description ..... 1
Specifications ..... 3
SOIC N ..... 3
MSOP ..... 5
LFCSP ..... 8
Absolute Maximum Ratings ..... 11
Thermal Resistance ..... 11
Electrostatic Discharge (ESD) Ratings ..... 11
ESD Caution. ..... 11
Pin Configurations and Function Descriptions. ..... 12
Typical Performance Characteristics ..... 13
REVISION HISTORY
Theory of Operation. ..... 22
Architecture ..... 22
Gain Selection ..... 22
Reference Terminal ..... 22
Input Voltage Range ..... 23
Layout ..... 23
Input Bias Current Return Path ..... 24
Input Voltages Beyond the Supply Rails ..... 24
RF Interference (RFI). ..... 25
Applications Information ..... 26
Precision Bridge Conditioning. ..... 26
Process Control Analog Input. ..... 26
Outline Dimensions ..... 27
Ordering Guide ..... 28
11/2022—Rev. B to Rev. C Change to Features Section ..... 1
Changes to Quiescent Current Parameter, Table 1 ..... 3
Changes to Quiescent Current Parameter, Table 2 ..... 5
Changes to Quiescent Current Parameter, Table 3 ..... 8
Changes to Table 7 ..... 12
Moved Figure 4 ..... 13
Changes to Figure 30 ..... 17

## SPECIFICATIONS

## SOIC_N

$V_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~V}_{++1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~V}_{-1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/ Comments | AD8422ARZ |  |  | AD8422BRZ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO <br> CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ <br> Source Imbalance <br> G $=1$ <br> $G=10$ <br> $G=100$ <br> $G=1000$ <br> Over Temperature, G = 1 <br> CMRR at 10 kHz $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \\ & \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 86 \\ & 106 \\ & 126 \\ & 146 \\ & 83 \\ & \\ & 80 \\ & 80 \\ & 90 \\ & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & 94 \\ & 114 \\ & 134 \\ & 150 \\ & 89 \\ & \\ & 80 \\ & 95 \\ & 9 \\ & 100 \\ & 100 \end{aligned}$ |  |  |  |
| NOISE ${ }^{1}$ <br> Voltage Noise, 1 kHz Input Voltage Noise, $\mathrm{e}_{\mathrm{N}}$ Output Voltage Noise, $\mathrm{e}_{\mathrm{NO}}$ Peak to Peak, RTI $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \text { to } 1000 \end{aligned}$ <br> Current Noise | $\begin{aligned} & V_{\mathbb{I N}+}, V_{\mathbb{I N}-}, V_{\text {REF }}=0 \mathrm{~V} \\ & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 2 \\ & 0.5 \\ & 0.15 \\ & 90 \\ & 8 \end{aligned}$ | 8 |  | 80 <br> 2 <br> 0.5 <br> 0.15 <br> 90 <br> 8 | 8 <br> 110 | $\mathrm{nV} / \mathrm{Hzz}$ <br> $\mathrm{nV} / \mathrm{Hzz}$ <br> $\mu \mathrm{V}$ p-p <br> $\mu \vee p-p$ <br> $\mu \mathrm{V}$-p <br> fA/ $/ \mathrm{Hz}$ <br> pA p-p |
| VOLTAGE OFFSET ${ }^{2}$ <br> Input Offset, $V_{\text {OSI }}$ <br> Over Temperature <br> Average Temperature Coefficient <br> Output Offset, Voso <br> Over Temperature <br> Average Temperature Coefficient <br> Offset RTI vs. Supply (PSR) $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 110 \\ & 124 \\ & 130 \end{aligned}$ | $\begin{aligned} & 110 \\ & 130 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 60 \\ & 70 \\ & 0.4 \\ & 300 \\ & 500 \\ & 5 \end{aligned}$ | $\begin{array}{\|l} 100 \\ 120 \\ 140 \\ 140 \end{array}$ | $\begin{aligned} & 120 \\ & 140 \\ & 160 \\ & 160 \end{aligned}$ | $\begin{aligned} & 25 \\ & 40 \\ & 0.3 \\ & 150 \\ & 300 \\ & 2 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> dB <br> dB <br> dB |
| INPUT CURRENT <br> Input Bias Current <br> Over Temperature <br> Average Temperature Coefficient Input Offset Current <br> Over Temperature <br> Average Temperature Coefficient | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | 0.5 <br> 4 <br> 0.2 <br> 1 | $\begin{aligned} & 1 \\ & 2 \\ & \\ & 0.3 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 4 \\ & 0.1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1 \\ & 0.15 \\ & 0.3 \end{aligned}$ | nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |

## SPECIFICATIONS

Table 1. (Continued)


## SPECIFICATIONS

Table 1. (Continued)

| Parameter | Test Conditions/ Comments | AD8422ARZ |  |  | AD8422BRZ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Swing, $R_{L}=2 \mathrm{k} \Omega$ <br> Over Temperature ${ }^{6}$ <br> Output Swing, $R_{L}=2 \mathrm{k} \Omega$ <br> Over Temperature <br> Short-Circuit Current | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -V_{S}+0.25 \\ & -V_{S}+0.3 \\ & -V_{S}+0.16 \\ & -V_{S}+0.2 \end{aligned}$ | 20 | $\begin{aligned} & +V_{S}-0.25 \\ & +V_{S}-1.4 \\ & +V_{S}-0.16 \\ & +V_{S}-0.2 \end{aligned}$ | $\begin{aligned} & -V_{S}+0.25 \\ & -V_{S}+0.3 \\ & -V_{S}+0.16 \\ & -V_{S}+0.2 \end{aligned}$ | 20 | $\begin{aligned} & +V_{S}-0.25 \\ & +V_{S}-1.4 \\ & +V_{S}-0.16 \\ & +V_{S}-0.2 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLY Operating Range <br> Quiescent Current Over Temperature | Dual-supply operation Single-supply operation $\mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ | $\begin{aligned} & \pm 2.3 \\ & 4.6 \end{aligned}$ | 338 | $\begin{aligned} & \pm 18 \\ & 36 \\ & 368 \\ & 400 \end{aligned}$ | $\begin{aligned} & \pm 2.3 \\ & 4.6 \end{aligned}$ | 338 | $\begin{aligned} & \pm 18 \\ & 36 \\ & 368 \\ & 400 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| TEMPERATURE RANGE <br> Specified Performance Operating Range ${ }^{7}$ |  | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \end{aligned}$ | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +125 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

1 Total RTI noise $=\sqrt{ }\left(e_{N I}{ }^{2}+\left(e_{N_{O}} / G\right)^{2}\right)$.
2 Total RTI $\mathrm{V}_{\text {OS }}=\left(\mathrm{V}_{\text {OSI }}\right)+\left(\mathrm{V}_{\text {OSO }} / \mathrm{G}\right)$.
${ }^{3}$ Gain does not include the effects of the external resistor, $R_{G}$.
${ }^{4}$ One input grounded. G $=1$.
${ }^{5}$ Only specified to guarantee linear output voltage. If linear bias current is required, use the following voltage range: $-\mathrm{V}_{\mathrm{S}}+2 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}-2.2 \mathrm{~V}$. See Figure 19 and Figure 20 .
${ }^{6}$ Output current limited at cold temperatures. See Figure 34.
7 See Typical Performance Characteristics for expected operation between $85^{\circ} \mathrm{C}$ and $125^{\circ} \mathrm{C}$.

## MSOP

$V_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~V}_{++1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~V}_{-1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.

## Table 2.

| Parameter | Test Conditions/ Comments | AD8422ARMZ |  |  | AD8422BRMZ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| COMMON-MODE REJECTION RATIO <br> CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ <br> Source Imbalance <br> G $=1$ <br> $\mathrm{G}=10$ <br> $\mathrm{G}=100$ <br> $G=1000$ <br> Over Temperature, G = 1 <br> CMRR at 10 kHz $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 86 \\ 106 \\ 126 \\ 146 \\ 83 \\ \\ 80 \\ 80 \\ 90 \\ 100 \\ 100 \end{array}$ |  |  | $\begin{aligned} & 90 \\ & 110 \\ & 130 \\ & 150 \\ & 86 \\ & \\ & 80 \\ & 95 \\ & 95 \\ & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ $\mathrm{dB}$ $\mathrm{dB}$ $\mathrm{dB}$ $\mathrm{dB}$ |
| NOISE ${ }^{1}$ <br> Voltage Noise, 1 kHz Input Voltage Noise, $\mathrm{e}_{\mathrm{N}}$ Output Voltage Noise, $\mathrm{e}_{\text {No }}$ Peak to Peak, RTI | $\begin{aligned} & V_{\mathbb{N}+}, V_{\mathbb{N}-}, V_{R E F}=0 \mathrm{~V} \\ & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | 80 | 8 |  | 80 | 8 | $\mathrm{nV} / \mathrm{Hzz}$ <br> nV/NHz |

## SPECIFICATIONS

Table 2. (Continued)

| Parameter | Test Conditions/ Comments | AD8422ARMZ |  |  | AD8422BRMZ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \text { to } 1000 \end{aligned}$ <br> Current Noise | $\begin{aligned} & f=1 \mathrm{kHz} \\ & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & \hline 2 \\ & 0.5 \\ & 0.15 \\ & 90 \\ & 8 \end{aligned}$ |  |  | $\begin{aligned} & \hline 2 \\ & 0.5 \\ & 0.15 \\ & 90 \\ & 8 \end{aligned}$ | 110 | $\mu \vee p-p$ <br> $\mu \vee p-p$ <br> $\mu \vee \mathrm{p}-\mathrm{p}$ <br> $\mathrm{f} \mathrm{A} / \mathrm{Hz}$ <br> pA p-p |
| VOLTAGE OFFSET ${ }^{2}$ <br> Input Offset, $\mathrm{V}_{\mathrm{OS}}$ <br> Over Temperature <br> Average Temperature Coefficient <br> Output Offset, Voso <br> Over Temperature <br> Average Temperature Coefficient Offset RTI vs. Supply (PSR) $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 90 \\ 110 \\ 124 \\ 130 \end{array}$ | $\begin{aligned} & 110 \\ & 130 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 70 \\ & 110 \\ & 0.6 \\ & 300 \\ & 500 \\ & 5 \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \\ & 140 \\ & 140 \end{aligned}$ | $\begin{aligned} & 120 \\ & 140 \\ & 160 \\ & 160 \end{aligned}$ | $\begin{aligned} & 50 \\ & 75 \\ & 0.4 \\ & 150 \\ & 300 \\ & 2 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> dB <br> dB <br> dB |
| INPUT CURRENT <br> Input Bias Current <br> Over Temperature <br> Average Temperature Coefficient <br> Input Offset Current <br> Over Temperature <br> Average Temperature Coefficient | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & 4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 1 \\ & 2 \\ & 0.3 \\ & 0.8 \end{aligned}$ |  | 0.2 <br> 4 <br> 0.1 <br> 1 | $\begin{aligned} & 0.5 \\ & 1 \\ & \\ & 0.15 \\ & 0.3 \end{aligned}$ | nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT <br> $\mathrm{R}_{\mathrm{N}}$ <br> $I_{N}$ <br> Voltage Range <br> Gain to Output | $V_{\mathbb{N}+}, V_{\mathbb{N}-}, V_{\text {REF }}=0 \mathrm{~V}$ | $-V_{S}$ | $\begin{aligned} & 20 \\ & 35 \\ & 1 \end{aligned}$ | $\begin{aligned} & 50 \\ & +V_{S} \end{aligned}$ | $-V_{S}$ | $\begin{aligned} & 20 \\ & 35 \\ & 1 \end{aligned}$ | $\begin{aligned} & 50 \\ & +V_{S} \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| DYNAMIC RESPONSE <br> Small Signal -3 dB Bandwidth $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> Settling Time 0.01\% $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> Settling Time 0.001\% $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> Slew Rate | $10 \mathrm{~V} \text { step }$ <br> 10 V step $G=1 \text { to } 100$ | 0.8 | $\begin{aligned} & 2200 \\ & 850 \\ & 120 \\ & 12 \\ & 13 \\ & 13 \\ & 13 \\ & 12 \\ & 80 \\ & \\ & 15 \\ & 15 \\ & 15 \\ & 160 \end{aligned}$ |  | 0.8 | $\begin{aligned} & 2200 \\ & 850 \\ & 120 \\ & 12 \\ & 13 \\ & 13 \\ & 13 \\ & 12 \\ & 80 \\ & \\ & 15 \\ & 15 \\ & 15 \\ & 160 \end{aligned}$ |  | kHz <br> kHz <br> kHz <br> kHz <br> нs <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> $\mathrm{V} / \mu \mathrm{s}$ |
| GAIN ${ }^{3}$ | $\mathrm{G}=1+\left(19.8 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |  |  |  |

## SPECIFICATIONS

Table 2. (Continued)


## SPECIFICATIONS

## LFCSP

$V_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~V}_{++1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~V}_{-1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$, and $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COMMON-MODE REJECTION RATIO <br> CMRR DC to 60 Hz with $1 \mathrm{k} \Omega$ Source Imbalance $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> Over Temperature, G = 1 <br> CMRR at 10 kHz $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{C M}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | 86 <br> 106 <br> 126 <br> 146 <br> 83 <br> 80 <br> 90 <br> 100 <br> 100 |  |  | dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| NOISE ${ }^{1}$ <br> Voltage Noise, 1 kHz <br> Input Voltage Noise, $\mathrm{e}_{\mathrm{NI}}$ <br> Output Voltage Noise, $\mathrm{e}_{\text {No }}$ <br> Peak to Peak, RTI $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \text { to } 1000 \end{aligned}$ <br> Current Noise | $\begin{aligned} & V_{\mathbb{N}+}, V_{\mathbb{N}-}, V_{\text {REF }}=0 \mathrm{~V} \\ & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \\ & f=1 \mathrm{kHz} \\ & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 2 \\ & 0.5 \\ & 0.15 \\ & 90 \\ & 8 \end{aligned}$ | 8 | $\mathrm{nV} / \mathrm{NHz}$ <br> nV/NHz <br> $\mu \vee p-p$ <br> $\mu V$ p-p <br> $\mu \mathrm{V}$ p-p <br> $\mathrm{fA} / \mathrm{Hz}$ <br> pA p-p |
| VOLTAGE OFFSET ${ }^{2}$ <br> Input Offset, $\mathrm{V}_{\text {OSI }}$ <br> Over Temperature <br> Average Temperature Coefficient <br> Output Offset, Voso <br> Over Temperature <br> Average Temperature Coefficient <br> Offset RTI vs. Supply (PSR) $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 18 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 110 \\ & 124 \\ & 130 \end{aligned}$ | $\begin{aligned} & 110 \\ & 130 \\ & 150 \\ & 150 \end{aligned}$ | $\begin{aligned} & 70 \\ & 110 \\ & 0.9 \\ & 300 \\ & 500 \\ & 5 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB <br> dB <br> dB <br> dB |
| INPUT CURRENT <br> Input Bias Current <br> Over Temperature <br> Average Temperature Coefficient Input Offset Current <br> Over Temperature <br> Average Temperature Coefficient | $\begin{aligned} & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & V_{S}= \pm 2.3 \mathrm{~V} \text { to } \pm 15 \mathrm{~V} \\ & T=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ |  | 0.5 <br> 4 <br> 0.2 <br> 1 | $\begin{aligned} & 1 \\ & 2 \\ & 0.3 \\ & 0.8 \end{aligned}$ | nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ nA nA $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| REFERENCE INPUT <br> $\mathrm{R}_{\mathbb{N}}$ <br> $I_{N}$ <br> Voltage Range | $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {IN }-}, \mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ | $-V_{S}$ | $\begin{aligned} & 20 \\ & 35 \end{aligned}$ | $\begin{aligned} & 50 \\ & +V_{S} \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \end{aligned}$ |

## SPECIFICATIONS

Table 3. (Continued)

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gain to Output |  |  | 1 |  | V/V |
| DYNAMIC RESPONSE |  |  |  |  |  |
| Small Signal -3dB Bandwidth $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ |  |  | 2200 850 120 12 |  | kHz <br> kHz <br> kHz <br> kHz |
| Settling Time 0.01\% | 10 V step |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 13 |  | $\mu \mathrm{s}$ |
| $G=10$ |  |  | 13 |  | $\mu \mathrm{s}$ |
| $G=100$ |  |  | 12 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 80 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | 10 V step |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 15 |  | $\mu \mathrm{s}$ |
| $G=10$ |  |  | 15 |  | $\mu \mathrm{s}$ |
| $G=100$ |  |  | 15 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 160 |  | $\mu \mathrm{s}$ |
| Slew Rate | $\mathrm{G}=1$ to 100 | 0.8 |  |  | V/ $/ \mathrm{s}$ |
| GAIN ${ }^{3}$ | $\mathrm{G}=1+\left(19.8 \mathrm{k} / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |
| Gain Range |  | 1 |  | 1000 | V/V |
| Gain Error | $V_{\text {OUT }} \pm 10 \mathrm{~V}$ |  |  |  |  |
| $\mathrm{G}=1$ |  |  |  | 0.03 | \% |
| $G=10$ |  |  |  | 0.2 | \% |
| $G=100$ |  |  |  | 0.2 | \% |
| $G=1000$ |  |  |  | 0.2 | \% |
| Gain Nonlinearity | $\mathrm{V}_{\text {Out }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |
| $\mathrm{G}=1$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 0.5 | 5 | ppm |
| $G=10$ |  |  | 2 | 5 | ppm |
| $G=100$ |  |  | 4 | 10 | ppm |
| $\mathrm{G}=1000$ |  |  | 10 | 20 | ppm |
| Gain vs. Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |
| $\mathrm{G}=1$ |  |  |  | 1 | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{G}>1$ |  |  |  | -80 | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| INPUT |  |  |  |  |  |
| Input Impedance |  |  |  |  |  |
| Differential |  |  | 200\||2 |  | $\mathrm{G} \Omega \\| \mathrm{\\| pF}$ |
| Common Mode |  |  | 200\||2 |  | $\mathrm{G} \Omega \\| \mathrm{\\| p}$ |
| Input Operating Voltage Range ${ }^{4,5}$ | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-V_{S}+1.2$ |  | $+V_{S}-1.5$ | V |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-\mathrm{V}_{S}+1.2$ |  | $+V_{S}-1.5$ | V |
| OUTPUT |  |  |  |  |  |
| Output Swing, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | $-V_{S}+0.2$ |  | $+V_{S}-0.2$ | V |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-\mathrm{V}_{S}+0.28$ |  | $+\mathrm{V}_{S}-0.28$ | V |
| Output Swing, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ | $-V_{S}+0.12$ |  | $+V_{S}-0.12$ | V |
| Over Temperature | T $=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-V_{S}+0.14$ |  | $+V_{S}-0.14$ | V |
| Output Swing, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | $-\mathrm{V}_{S}+0.25$ |  | $+V_{S}-0.25$ | V |
| Over Temperature ${ }^{6}$ | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-\mathrm{V}_{S}+0.35$ |  | $+V_{S}-1.43$ | V |
| Output Swing, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ | $-V_{S}+0.16$ |  | $+V_{S}-0.16$ | V |
| Over Temperature | $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-V_{S}+0.21$ |  | $+V_{S}-0.21$ | V |

## SPECIFICATIONS

Table 3. (Continued)

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Short-Circuit Current |  |  | 20 |  | mA |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current Over Temperature | Dual-supply operation Single-supply operation $\mathrm{T}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | $\begin{aligned} & \pm 2.3 \\ & 4.6 \end{aligned}$ | 338 | $\begin{aligned} & \pm 18 \\ & 36 \\ & 368 \\ & 450 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| TEMPERATURE RANGE <br> Specified Performance Operating Range |  | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ |  | $\begin{aligned} & +125 \\ & +125 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

1 Total RTI Noise $=\sqrt{ }\left(e_{\mathrm{N}}{ }^{2}+\left(e_{\mathrm{NO}} / G\right)^{2}\right)$.
2 Total RTI $\mathrm{V}_{\text {OS }}=\left(\mathrm{V}_{\text {OSI }}\right)+\left(\mathrm{V}_{\text {OSO }} / \mathrm{G}\right)$.
${ }^{3}$ Gain does not include the effects of the external resistor, $R_{G}$.
${ }^{4}$ One input grounded. G $=1$.
${ }^{5}$ Only specified to guarantee linear output voltage. If linear bias current is required, use the following voltage range: $-\mathrm{V}_{\mathrm{S}}+2 \mathrm{~V}$ to $+\mathrm{V}_{\mathrm{S}}-2.2 \mathrm{~V}$. See Figure 19 and Figure 20 .
${ }^{6}$ Output current limited at cold temperatures. See Figure 34.

## ABSOLUTE MAXIMUM RATINGS

## Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current Duration | Indefinite |
| Maximum Voltage at -IN or $+\mathrm{IN}^{1}$ | $-\mathrm{V}_{\mathrm{S}}+40 \mathrm{~V}$ |
| Minimum Voltage at -IN or $+\mathbb{N}$ | $+\mathrm{V}_{\mathrm{S}}-40 \mathrm{~V}$ |
| Maximum Voltage at REF | $\pm \mathrm{V}_{\mathrm{S}} \pm 0.3 \mathrm{~V}$ |
| Temperature |  |
| $\quad$ Storage Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction | $150^{\circ} \mathrm{C}$ |

${ }^{1}$ For voltages beyond these limits, use input protection resistors. See the Theory of Operation section for more information.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the junction to ambient thermal resistance, and $\theta_{\mathrm{Jc}}$ is the junction to case thermal resistance.

Table 5. Thermal Resistance

| Package | $\theta_{\mathrm{JA}}{ }^{1}$ | $\theta_{\mathrm{JC}}$ | Unit |
| :--- | :--- | :--- | :--- |
| R-8 | 113 | 51 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Table 5. Thermal Resistance (Continued)

| Package | $\theta_{\text {JA }}{ }^{1}$ | $\theta_{\text {JC }}$ | Unit |  |
| :--- | :--- | :--- | :--- | :---: |
| RM-8 | 151 | 59 | ${ }^{\circ} \mathrm{C} / W$ |  |
| CP-8-19 | 55 | 59 | ${ }^{\circ} \mathrm{C} / W$ |  |
| ${ }^{1} \theta_{\text {JA }}$ is specified for a device in free air using a 4-layer JEDEC PCB. |  |  |  |  |

## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD-protected area only.

Human body model (HBM) per ESDA/JEDEC JS-001-2011.
Charged device model (CDM) per JESD22-C101.
Machine model (MM) per JESD22-A115. MM voltage values are for characterization only.

## ESD Ratings for AD8422

Table 6. AD8422, 8-Lead SOIC_N, 8-Lead MSOP, and 8-Lead LFCSP

| ESD Model | Withstand Threshold | Class |
| :--- | :--- | :--- |
| HBM | 2.5 kV | 2 |
| CDM | 1.25 kV | IV |
| MM | 100 V | Not applicable |

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 2. 8-Lead MSOP and 8-Lead SOIC_N Pin Configuration


Table 7. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | -IN | Negative Input Terminal. |
| 2,3 | $\mathrm{R}_{\mathrm{G}}$ | Gain Setting Terminals. Place resistor across the $R_{G}$ pins to set the gain. $G=1+\left(19.8 \mathrm{k} \Omega / R_{G}\right)$. Do not connect anything else to these pins. The minimum allowed value of $R_{G}$ is $19.8 \Omega$. |
| 4 | +IN | Positive Input Terminal. |
| 5 | $-V_{S}$ | Negative Power Supply Terminal. |
| 6 | REF | Reference Voltage Terminal. Drive this terminal with a low impedance voltage source to level shift the output. |
| 7 | $V_{\text {OUT }}$ | Output Terminal. |
| 8 | +VS | Positive Power Supply Terminal. |
|  | EPAD | Exposed Pad. Connect the exposed pad to $-\mathrm{V}_{S}$ or leave it unconnected. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$T=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15, \mathrm{~V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, unless otherwise noted.


Figure 4. Total Harmonic Distortion vs. Frequency


Figure 5. Typical Distribution of Input Offset Voltage


Figure 6. Typical Distribution of Input Bias Current


Figure 7. Typical Distribution of $\operatorname{PSRR}(G=1)$


Figure 8. Typical Distribution of Output Offset Voltage


Figure 9. Typical Distribution of Input Offset Current

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. Typical Distribution of $\operatorname{CMRR}(G=1)$


Figure 11. Input Common-Mode Voltage vs. Output Voltage ( $G=1$ ), $V_{S}= \pm 15$ $V, V_{S}= \pm 12 \mathrm{~V}, V_{S}= \pm 5 \mathrm{~V}$


Figure 12. Input Common-Mode Voltage vs. Output Voltage ( $G=1$ ), SingleSupply, $\mathrm{V}_{S}=5 \mathrm{~V}$


Figure 13. Input Common-Mode Voltage vs. Output Voltage ( $G=100$ ), $V_{S}=$ $\pm 15 \mathrm{~V}, \mathrm{~V}_{S}= \pm 12 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$


Figure 14. Input Common-Mode Voltage vs. Output Voltage ( $G=100$ ), SingleSupply, $V_{S}=5 \mathrm{~V}$


Figure 15. Input Overvoltage Performance; $G=1, V_{S}=5 \mathrm{~V}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 16. Input Overvoltage Performance; $G=1, V_{S}= \pm 15 \mathrm{~V}$


Figure 17. Input Overvoltage Performance; $G=100, V_{S}=5 \mathrm{~V}$


Figure 18. Input Overvoltage Performance; $G=100, V_{S}= \pm 15 \mathrm{~V}$


Figure 19. Input Bias Current vs. Common-Mode Voltage, $V_{S}= \pm 15 \mathrm{~V}$


Figure 20. Input Bias Current vs. Common-Mode Voltage, $V_{S}=5 \mathrm{~V}$


Figure 21. Positive PSRR vs. Frequency

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 22. Negative PSRR vs. Frequency


Figure 23. Gain vs. Frequency


Figure 24. CMRR vs. Frequency


Figure 25. CMRR vs. Frequency, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 26. Change in Input Offset Voltage (Vosl) vs. Warm-Up Time


Figure 27. Input Bias Current and Input Offset Current vs. Temperature

AD8422

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 28. Gain vs. Temperature ( $G=1$ )


Figure 29. CMRR vs. Temperature ( $G=1$ ), Normalized at $25^{\circ} \mathrm{C}$


Figure 30. Supply Current vs. Temperature ( $G=1$ )


Figure 31. Short-Circuit Current vs. Temperature ( $G=1$ )


Figure 32. Input Voltage vs. Supply Voltage


Figure 33. Output Voltage Swing vs. Supply Voltage, $R_{L}=10 \mathrm{k} \Omega$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 34. Output Voltage Swing vs. Supply Voltage, $R_{L}=2 \mathrm{k} \Omega$


Figure 35. Output Voltage Swing vs. Load Resistance


Figure 36. Output Voltage Swing vs. Output Current


Figure 37. Gain Nonlinearity (G = 1)


Figure 38. Gain Nonlinearity ( $G=10$ )


Figure 39. Gain Nonlinearity (G=100)

AD8422

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 40. Gain Nonlinearity ( $G=1000$ )


Figure 41. Voltage Noise Spectral Density vs. Frequency


Figure 42. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G=1, G=1000$ )


Figure 43. Current Noise Spectral Density vs. Frequency


Figure 44. 0.1 Hz to 10 Hz Current Noise


Figure 45. Large Signal Frequency Response

AD8422

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 46. Large Signal Pulse Response and Settling Time (G=1), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$
 영

Figure 47. Large Signal Pulse Response and Settling Time ( $G=10$ ), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 48. Large Signal Pulse Response and Settling Time ( $G=100$ ), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 49. Large Signal Pulse Response and Settling Time ( $G=1000$ ), 10 V Step, $V_{S}= \pm 15 \mathrm{~V}, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 50. Settling Time vs. Step Size (G = 1)


Figure 51. Small Signal Pulse Response ( $G=1$ ), $R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 52. Small Signal Pulse Response ( $G=10$ ), $R_{L}=2 k \Omega, C_{L}=100 \mathrm{pF}$


Figure 53. Small Signal Pulse Response ( $G=100$ ), $R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 54. Small Signal Pulse Response ( $G=1000$ ), $R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 55. Small Signal Pulse Response with Various Capacitive Loads (G = 1), $R_{L}=$ No Load

## THEORY OF OPERATION



Figure 56. Simplified Schematic

## ARCHITECTURE

The AD8422 is based on the classic 3-op-amp instrumentation amplifier topology. This topology has two stages: a preamplifier to provide differential amplification followed by a difference amplifier that removes the common-mode voltage. Figure 56 shows a simplified schematic of the AD8422.

Topologically, Q1, A1, R1 and Q2, A2, R2 can be viewed as precision current feedback amplifiers that maintain a fixed current in the emitters of Q1 and Q2. Any change in the input signal forces the output voltages of A1 and A2 to change accordingly and maintain the Q1 and Q2 current at the correct value. This causes a precise diode drop from -IN and +IN to Node 3 and Node 4, respectively, so that the differential signal applied to the inputs is replicated across the $R_{G}$ pins. Any current through $R_{G}$ must also flow through R1 and R2, creating the gained differential voltage between Node 1 and Node 2.

The amplified differential signal and the common-mode signal are applied to a difference amplifier that rejects the common-mode voltage but preserves the amplified differential voltage.

Laser-trimmed resistors allow for a highly accurate in-amp with a gain error of less than $0.01 \%$ and a CMRR that exceeds 94 dB (G $=$ 1). The supply current is precisely trimmed to reduce uncertainties due to part-to-part variations in power dissipation and noise. The high performance pinout and special attention to design and layout allow for high CMRR across a wide frequency and temperature range. Using superbeta input transistors and bias current compensation, the AD8422 offers extremely high input impedance and low bias current, as well as very low voltage noise while using only $300 \mu \mathrm{~A}$ supply current. The overvoltage protection scheme allows the input to go 40 V from the opposite rail at all gains without compromising the noise performance.

The transfer function of the AD8422 is
$V_{\text {OUT }}=G \times\left(V_{I N_{+}}-V_{I N-}\right)+V_{\text {REF }}$
where:
$G=1+\frac{19.8 \mathrm{k} \Omega}{R_{G}}$

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8422 that can be calculated by referring to Table 8 or by using the following gain equation:
$R_{G}=\frac{19.8 \mathrm{k} \Omega}{G-1}$
The AD8422 defaults to $\mathrm{G}=1$ when no gain resistor is used. Add the tolerance and gain drift of the $R_{G}$ resistor to the specifications of the AD8422 to determine the total gain accuracy of the system. When the gain resistor is not used, gain error and gain drift are minimal.

Table 8. Gains Achieved Using 1\% Resistors

| $1 \%$ Standard Table Value of $\mathrm{R}_{\mathrm{G}}(\Omega)$ | Calculated Gain |
| :--- | :--- |
| 19.6 k | 2.010 |
| 4.99 k | 4.968 |
| 2.21 k | 9.959 |
| 1.05 k | 19.86 |
| 402 | 50.25 |
| 200 | 100.0 |
| 100 | 199.0 |
| 39.2 | 506.1 |
| 20 | 991.0 |

## $\mathbf{R}_{\mathrm{G}}$ Power Dissipation

The AD8422 duplicates the differential voltage across its inputs onto the $R_{G}$ resistor. Choose an $R_{G}$ resistor size that is sufficient to handle the expected power dissipation at ambient temperature.

## REFERENCE TERMINAL

The output voltage of the AD8422 is developed with respect to the potential on the reference terminal. This can be used to apply a precise offset to the output signal. For example, a voltage source can be tied to the REF pin to level shift the output, allowing the AD8422 to drive a unipolar analog-to-digital converter (ADC). The REF pin is protected with ESD diodes and must not exceed either $+V_{S}$ or $-V_{S}$ by more than 0.3 V .

## THEORY OF OPERATION

For best performance, maintain a source impedance to the REF terminal that is below $1 \Omega$. As shown in Figure 56, the reference terminal, REF, is at one end of a $10 \mathrm{k} \mathrm{\Omega}$ resistor. Additional impedance at the REF terminal adds to this $10 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input.
The amplification from the additional $R_{\text {REF }}$ can be calculated as

$$
2\left(10 \mathrm{k} \Omega+R_{R E F}\right) /\left(20 \mathrm{k} \Omega+R_{R E F}\right)
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades CMRR.


名
Figure 57. Driving the Reference Pin (REF)

## INPUT VOLTAGE RANGE

The 3-op-amp architecture of the AD8422 applies gain in the first stage before removing common-mode voltage with the difference amplifier stage. Internal nodes between the first and second stages (Node 1 and Node 2 in Figure 56) experience a combination of a gained signal, a common-mode signal, and a diode drop. The voltage supplies can limit the combined signal, even when the individual input and output signals are not limited. Figure 11 through Figure 14 show this limitation in detail.

## LAYOUT

To ensure optimum performance of the AD8422 at the PCB level, take care in the design of the board layout. To aid in this task, the pins of the AD8422 are arranged in a logical manner.

\&
Figure 58. Pinout Diagram

## Common-Mode Rejection Ratio over Frequency

Poor layout can cause some of the common-mode signals to be converted to differential signals before reaching the in-amp. Such conversions occur when one input path has a frequency response that is different from the other. To maintain high CMRR over frequency, closely match the input source impedance and capacitance of each path. Place additional source resistance in the input path (for example, for input protection) close to the in-amp inputs, which minimizes their interaction with parasitic capacitance from the PCB traces.

Parasitic capacitance at the gain setting pins $\left(\mathrm{R}_{\mathrm{G}}\right)$ can also affect CMRR over frequency. If the board design has a component at the gain setting pins (for example, a switch or jumper), choose a component such that the parasitic capacitance is as small as possible.

## Power Supplies and Grounding

Use a stable dc voltage to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance.

Place a $0.1 \mu$ F capacitor as close as possible to each supply pin. Because the length of the bypass capacitor leads is critical at high frequency, surface-mount capacitors are recommended. A parasitic inductance in the bypass ground trace works against the low impedance created by the bypass capacitor. As shown in Figure 59, a $10 \mu \mathrm{~F}$ capacitor can be used farther away from the device. For larger value capacitors, intended to be effective at lower frequencies, the current return path distance is less critical. In most cases, this capacitor can be shared by other local precision integrated circuits.

## THEORY OF OPERATION



Figure 59. Supply Decoupling, REF, and Output Referred to Local Ground
A ground plane layer is helpful to reduce parasitic inductances. This minimizes voltage drops with changes in current. The area of the current path is directly proportional to the magnitude of parasitic inductances and, therefore, the impedance of the path at high frequencies. Large changes in currents in an inductive decoupling path or ground return create unwanted effects due to the coupling of such changes into the amplifier inputs.

Because load currents flow from the supplies, connect the load at the same physical location as the bypass capacitor grounds.

## Reference Pin

The output voltage of the AD8422 is developed with respect to the potential on the reference terminal. Ensure that REF is tied to the appropriate local ground.

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8422 must have a dc return path to ground. When using a floating source without a current return path, such as a thermocouple, create a current return path, as shown in Figure 60.


Figure 60. Creating an Input Bias Current Return Path

## INPUT VOLTAGES BEYOND THE SUPPLY RAILS

Many instrumentation amplifiers specify excellent CMRR and input impedance, but in a real system, the performance suffers because of the external components required for input protection. The AD8422 has very robust inputs. It typically does not need additional input protection. Input voltages can be up to 40 V from the opposite supply rail without damage to the part. For example, with a +5 V positive supply and a 0 V negative supply, the part can safely withstand voltages from -35 V to +40 V . Unlike some other instrumentation amplifiers, the part can handle large differential input voltages even when the part is in high gain.


MOST APPLICATIONS

## \%

Figure 61. Input Overvoltage Protection with no External Components
For input voltages less than 40 V from the opposite rail, no input protection is required.

Keep the rest of the AD8422 terminals within the supplies. All terminals of the AD8422 are protected against ESD.

## Input Voltages Beyond the Maximum Ratings

For applications where the AD8422 encounters voltages beyond the limits in the Absolute Maximum Ratings section, external protection is required. This external protection depends on the duration of the overvoltage event and the noise performance required.

For short-lived events, transient protectors such as metal oxide varistors (MOVs) may be all that is required.

For longer events, use resistors in series with the inputs combined with diodes. To avoid worsening bias current performance, low leakage diodes, such as the BAV199 or FJH1100s, are recommended. The diodes prevent the voltage at the input of the amplifier from exceeding the maximum ratings, while the resistors limit the current into the diodes. Because most external diodes can easily handle 100 mA or more, resistor values do not have to be large. Therefore, the protection resistance has minimal impact on noise performance.

## THEORY OF OPERATION



Figure 62. Input Protection Options for Input Voltages Beyond Absolute Maximum Ratings

At the expense of some noise performance, another solution is to use series resistors. In the overvoltage case, current into the inputs of the AD8422 is internally limited to a safe value for the amplifier. Although the AD8422 inputs must still be kept within the Absolute Maximum Ratings, the $1 \times \mathrm{R}$ drop across the protection resistor increases the maximum voltage that the system can withstand to the following values:

For positive input signals,
$V_{\text {MAX_NEW }}=(40 \mathrm{~V}+$ Negative Supply $)+I_{\mathbb{N}} \times R_{\text {PROTECT }}$
For negative input signals,
$V_{\text {MIN_NEW }}=($ Positive Supply $-40 \mathrm{~V})-I_{\text {OUT }} \times R_{\text {PROTECT }}$
Overvoltage performance is shown in Figure 15, Figure 16, Figure 17, and Figure 18. With gains greater than 100 and supply voltages less than $\pm 2.5 \mathrm{~V}$, overdrive voltages beyond the rails may cause the output to invert as far as the REF pin voltage.

## RF INTERFERENCE (RFI)

RF rectification is often a problem when amplifiers are used in applications that have strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass RC network placed at the input of the instrumentation amplifier, as shown in Figure 63.


Figure 63. RFI Suppression
The filter limits the input signal bandwidth, according to the following relationship:

FilterFrequency $y_{D I F F}=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)}$
FilterFrequency ${ }_{C M}=\frac{1}{2 \pi R C_{C}}$
where $C_{D} \geq 10 C_{C}$.
$C_{D}$ affects the difference signal, and $C_{C}$ affects the common-mode signal. Choose values of $R$ and $C_{C}$ that minimize RFI. A mismatch between $R \times C C$ at the positive input and $R \times C C$ at the negative input degrades the CMRR of the AD8422. By using a value of $C_{D}$ that is one order of magnitude larger than $\mathrm{C}_{\mathrm{C}}$, the effect of the mismatch is reduced, and performance is improved.

Resistors add noise; therefore, the choice of the resistor and capacitor values depends on the desired tradeoff between noise, input impedance at high frequencies, and RF immunity. The resistors used for the RFI filter can be the same as those used for input protection.

## APPLICATIONS INFORMATION

## PRECISION BRIDGE CONDITIONING

With its high CMRR, low drift, and rail-to-rail output, the AD8422 is an excellent choice for conditioning a signal from a Wheatstone bridge. With appropriate supply voltages, the gain and reference pin voltage can be adjusted to match the full-scale bridge output to any desired output range, such as 0 V to 5 V . Figure 64 shows a circuit to convert a bridge signal into a 4 mA to 20 mA output using the AD8276 low power, precision difference amplifier, and the ADA4096-2 low power, rail-to-rail input and output, overvoltage protected op amp. With high precision bridge circuits, care must be taken to compensate offsets and temperature errors. For example, if the voltage at the REF pin is used to compensate for the bridge offset, ensure that the AD8422 is within its operating range for the maximum expected offset. If the zero-adjust potentiometer is excluded, connect the positive op amp input to the center of the $24.9 \mathrm{k} \Omega, 10.7 \mathrm{k} \Omega$ divider, which is at 1.5 V . If lower supply voltages are used for the AD8276 and the ADA4096-2, ensure that the
desired output voltage of the AD8276 is within its output range, and $V_{L}$ is within the input and output range of the ADA4096-2. The transistor must have sufficient breakdown voltage and $\mathrm{I}_{\mathrm{C}}$. Low cost transistors, such as the BC847 or 2 N 5210 , are recommended.

## PROCESS CONTROL ANALOG INPUT

In process control systems such as programmable logic controllers (PLC) and distributed control systems (DCS), analog variables typically occur in just a few standard voltage or current ranges, including 4 mA to 20 mA and $\pm 10 \mathrm{~V}$. Variables within these input ranges must often be gained or attenuated and level shifted to match a specific ADC input range such as 0 V to 5 V . The circuit in Figure 65 shows one way this can be done with a single AD8422. Low power, overvoltage protection, and high precision make the AD8422 a good match for process control applications, and high input impedance, low bias current, and low current noise allow significant source resistance with minimum additional errors.


Figure 64. Bridge Circuit with 4 mA to 20 mA Output


Figure 65. Process Control Analog Input

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 66. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8)
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MO-187-AA

Figure 67. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters

## OUTLINE DIMENSIONS



Figure 68. 8-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-8-19)
Dimensions shown in millimeters
Updated: September 19, 2022

## ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD8422ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP (3mm x 3mm w/ EP) | Reel, 1500 | CP-8-19 | A4K |
| AD8422ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead LFCSP (3mm x 3mm w/ EP) | Reel, 5000 | CP-8-19 | A4K |
| AD8422ARMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP |  | RM-8 | Y4U |
| AD8422ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | Y4U |
| AD8422ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 3000 | RM-8 | Y4U |
| AD8422ARZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| AD8422ARZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| AD8422ARZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |
| AD8422BRMZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP |  | RM-8 | Y4V |
| AD8422BRMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 1000 | RM-8 | Y4V |
| AD8422BRMZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | Reel, 3000 | RM-8 | Y4V |
| AD8422BRZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC |  | R-8 |  |
| AD8422BRZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 1000 | R-8 |  |
| AD8422BRZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | Reel, 2500 | R-8 |  |

1 Z = RoHS Compliant Part.

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:<br>AD8422BRMZ AD8422ARZ AD8422ARMZ AD8422BRMZ-R7 AD8422ARMZ-R7 AD8422ARZ-RL AD8422BRZ-RL<br>AD8422ARZ-R7 AD8422BRZ-R7 AD8422BRZ AD8422ARMZ-RL AD8422BRMZ-RL AD8422ACPZ-RL<br>AD8422ACPZ-R7 EVAL-AD8422ACPZ

